## EE 330 Lecture 10

#### IC Fabrication Technology

- Deposition
- Ion Implantation
- Etching
- Diffusion
- Oxidation
- Epitaxy
- Polysilicon
- Planarization
- Contacts, Interconnect, and Metallization

#### Fall 2024 Exam Schedule

Exam 1 Friday Sept 27

#### **Review from Last Time**

## **Crystal Preparation**



Some predict newer FABs to be at 450mm (18in) by 2020 but appears to be uncertain whether it will ever happen

Lightly-doped silicon
Excellent crystalline structure

#### **Review from Last Time**



**Mask Features** 

#### **Review from Last Time**

# Photolithographic Process

#### Photoresist

- Viscous Liquid
- Uniform Application Critical (spinner)
- Baked to harden
- Approx 1u thick
- Non-Selective
- Types
  - Negative unexposed material removed when developed
  - Positive-exposed material removed when developed
  - Thickness about 450nm in 90nm process (ITRS 2007 Litho)

#### Exposure

- Projection through reticle with stepper (scanners becoming popular)
- Alignment is critical !!
- E-Bean Exposures
  - Eliminate need fro reticle
  - · Capacity very small

Stepper: Optics fixed, wafer steps in fixed increments

Scanner: Wafer steps in fixed increments and during exposure both optics and

wafer are moved to increase effective reticle size

## Deposition

- Application of something to the surface of the silicon wafer or substrate
  - Layers 15A to 20u thick
- Methods
  - Physical Vapor Deposition (nonselective)
    - Evaporation/Condensation
    - Sputtering (better host integrity)
  - Chemical Vapor Deposition (nonselective)
    - Reaction of 2 or more gases with solid precipitate
    - Reduction by heating creates solid precipitate (pyrolytic)
  - Screening (selective)
    - For thick films
    - Low Tech, not widely used today

# Ion Implantation

# Application of impurities into the surface of the silicon wafer or substrate

- Individual atoms are first ionized (so they can be accelerated)
- Impinge on the surface and burry themselves into the upper layers
- Often very shallow but with high enough energy can go modestly deep
- Causes damage to target on impact
- Annealing heals most of the damage
- Very precise control of impurity numbers is possible
- Very high energy required
- High-end implanters considered key technology for national security

## IC Fabrication Technology

- Crystal Preparation
- Masking
- Photolithographic Process
- Deposition
- Ion Implantation
- Etching
  - Diffusion
  - Oxidation
  - Epitaxy
  - Polysilicon
  - Contacts, Interconnect and Metalization
  - Planarization

#### Selective Removal of Unwanted Materials

- Wet Etch
  - Inexpensive but under-cutting a problem
- Dry Etch
  - Often termed ion etch or plasma etch



#### **Desired Physical Features**

Note: Vertical Dimensions in silicon generally orders of magnitude smaller than lateral dimensions so different vertical and lateral scales will be used in this discussion. Vertical dimensions of photoresist which is applied on top of wafer is about ½ order of magnitude larger than lateral dimensions



#### **Desired Physical Features**

Dry Etch can provide very well-defined and nearly vertical edges (relative to photoresist paterning)

## Etching (limited by photolitghographic process)



#### Lateral Relative to Vertical Dimensions



#### Still Not to Scale

For Example, the wafer thickness is around 250u and the gate oxide is around 50A (5E-3u) and diffusion depths are around  $\lambda/5$ 





## IC Fabrication Technology

- Crystal Preparation
- Masking
- Photolithographic Process
- Deposition
- Ion Implantation
- Etching
- **Diffusion** 
  - Oxidation
  - Epitaxy
  - Polysilicon
  - Planarization
  - Contacts, Interconnect and Metalization

- Controlled Migration of Impurities
  - Time and Temperature Dependent
  - Both vertical and lateral diffusion occurs
  - Crystal orientation affects diffusion rates in lateral and vertical dimensions
  - Materials Dependent
  - Subsequent Movement
  - Electrical Properties Highly Dependent upon Number and Distribution of Impurities
  - Diffusion at 800°C to 1200°C
- Source of Impurities
  - Deposition
  - Ion Implantation
    - Depth depending on ion speed/energy
    - More accurate control of doping levels
    - Fractures silicon crystalline structure during implant
    - Annealing occurs during diffusion
- Types of Impurities
  - n-type Arsenic, Antimony, Phosphorous
  - p-type Gallium, Aluminum, Boron

Source of Impurities Deposited on Silicon Surface

p<sup>-</sup> Silicon

**Before Diffusion** 

p-Silicon

**After Diffusion** 

Source of Impurities Implanted in Silicon Surface

p-Silicon

**Before Diffusion** 

p-Silicon

**After Diffusion** 



**After Diffusion** 



300mm wafers loading in diffusion furnace





Temperature for diffusion of impurities in silicon: 900°C to 1100°C

Time, temperature, uniformity, and time-temperature profile strongly effect properties of semiconductor devices

Melting point of Silicon: 1420°C (Poly around 1414°C)

Melting point of SiO<sub>2</sub>: 1710°C

Melting point of Aluminum: 660°C Melting point of Copper: 1085°C Melting point of Quartz: 1670°C

Very approximately: diffusion rate targeted at 1um/hour Very approximately: diffusion depths from 0.5um to 30um

Diffusion rate extremely low (but not 0) at normal operating temperatures

## IC Fabrication Technology

- Crystal Preparation
- Masking
- Photolithographic Process
- Deposition
- Ion Implantation
- Etching
- Diffusion
- Oxidation
  - Epitaxy
  - Polysilicon
  - Planarization
  - Contacts, Interconnect and Metalization

- SiO<sub>2</sub> is widely used as an insulator
  - Excellent insulator properties
- Used for gate dielectric
  - Gate oxide layers very thin
- Used to separate devices by raising threshold voltage
  - termed field oxide
  - field oxide layers very thick
- Methods of Oxidation
  - Thermal Growth (LOCOS)
    - Consumes host silicon
    - x units of SiO<sub>2</sub> consumes .47x units of Si
    - Undercutting of photoresist
    - Compromises planar surface for thick layers
    - Excellent quality
  - Chemical Vapor Deposition
    - Needed to put SiO<sub>2</sub> on materials other than Si

Thin layer of Silicon Nitride is deposited (serves as oxidation barrier)



Thermally Grown SiO<sub>2</sub> (LOCOS) - desired growth

Silicon Nitride Patterned with Photoresist



Thermally Grown SiO<sub>2</sub> - desired growth



**Patterned Edges** 

Thermally Grown SiO<sub>2</sub> - desired growth



Thermally Grown SiO<sub>2</sub> - actual growth



Thermally Grown SiO<sub>2</sub> - actual growth









After Planarization



p-Silicon

## IC Fabrication Technology

- Crystal Preparation
- Masking
- Photolithographic Process
- Deposition
- Etching
- Diffusion
- Ion Implantation
- Oxidation
- Epitaxy
  - Polysilicon
  - Planarization
  - Contacts, Interconnect and Metalization

# **Epitaxy**

- Single Crystaline Extension of Substrate Crystal
  - Commonly used in bipolar processes
  - CVD techniques
  - Impurities often added during growth
  - Grows slowly to allow alignmnt with substrate

# **Epitaxy**



Question: Why can't a diffusion be used to create the same effect as an epi layer?

# IC Fabrication Technology

- Crystal Preparation
- Masking
- Photolithographic Process
- Deposition
- Ion Implantation
- Etching
- Diffusion
- Oxidation
- Epitaxy
- Polysilicon
  - Planarization
  - Contacts, Interconnect and Metalization

# Polysilicon

- Elemental contents identical to that of single crystaline silicon
  - Electrical properties much different
  - If doped heavily makes good conductor
  - If doped moderately makes good resistor
  - Widely used for gates of MOS devices
  - Widely used to form resistors
  - Grows fast over non-crystaline surface
  - Patterned with Photoresist/Etch process
  - Silicide often used in regions where resistance must be small
    - Refractory metal used to form silicide
    - Designer must indicate where silicide is applied (or blocked)

# Polysilicon



Polysilicon

Single-Crystaline Silicon

### Silicon Wafers and Solar Panels Made from Polysilicon

#### Where does the silicon come from?

### In 2013:

| Largest polysilicon producers in 2013 (market-<br>share in %) |                |                |     |
|---------------------------------------------------------------|----------------|----------------|-----|
| GCL-Poly Energy                                               | China          | 65,000<br>tons | 22% |
| Wacker Chemie                                                 | Germany        | 52,000<br>tons | 17% |
| OCI                                                           | South<br>Korea | 42,000<br>tons | 14% |
| Hemlock<br>Semiconductor                                      | USA            | 36,000<br>tons | 12% |
| REC                                                           | Norway         | 21,500<br>tons | 7%  |

*Source:* Market Realist cites World production capacity at 300,000 tons in 2013.<sup>[2]</sup>

BNEF estimated actual production for 2013 at 227,000 tons<sup>[1]</sup>

In 2020:

Major countries in silicon production worldwide in 2020

(in 1,000 metric tons)



#### In 2020:

The top 10 polysilicon manufacturers for 2020 include:

- 1. Tongwei (China)
- 2. Wacker (Germany/United States)
- 3. Daqo New Energy (China)
- 4. GCL-Poly (China)
- 5. Xinte Energy (China)
- 6. Xingjiang East Hope New Energy (China)
- 7. OCI (South Korea/Malaysia)
- 8. Asia Silicon (China)
- 9. Hemlock (United States)
- 10. Inner Mongolia Dongli Photovoltaic Electronics (China)

Top 4 projected to be from China by 2022

# IC Fabrication Technology

- Crystal Preparation
- Masking
- Photolithographic Process
- Deposition
- Ion Implantation
- Etching
- Diffusion
- Oxidation
- Epitaxy
- Polysilicon
- Planarization
  - Contacts, Interconnect and Metalization

### **Planarization**

 Planarization used to keep surface planar during subsequent processing steps

Important for creating good quality layers in

subsequent processing steps

- Mechanically planarized





## IC Fabrication Technology

- Crystal Preparation
- Masking
- Photolithographic Process
- Deposition
- Ion Implantation
- Etching
- Diffusion
- Oxidation
- Epitaxy
- Polysilicon
- Planarization
- Contacts, Interconnect and Metalization

### Contacts, Interconnect and Metalization

- Contacts usually of a fixed size
  - All etches reach bottom at about the same time
  - Multiple contacts widely used
  - Contacts not allowed to Poly on thin oxide in most processes
  - Dog-bone often needed for minimum-length devices





**Acceptable Contact** 



**Design Rule Violation** 



Common Circuit Connection



Standard Interconnection



**Buried Contact** 

Can save area but not allowed in many processes



Stay Safe and Stay Healthy!

# End of Lecture 10